## Symbolic Scheduling

Abdul-Azeez Olanlokun

Electronic Engineering

Hochschule Hamm-Lippstadt

Lippstadt, Germany

abdul-azeez.olanlokun@stud.hshl.de

Abstract—This paper focuses on the symbolic scheduling algorithm of an HLS (high-level synthesis) algorithm (1) for high-level test generation. For high-level synthesis applications, we know conflicts are bound to happen. To resolve decision conflicts during test generation, a high-level test generation algorithm called SWIFT is proposed, which incorporates a symbolic scheduling procedure derived from high-level synthesis applications. SWIFT generates functional tests based on the induced fault model to ensure the detection of low-level structural faults. SWIFT generates test sequences that cover all gate-level stuck-at faults when applied to functional models of representative 74Xseries, ISCAS-85, and ISCAS-89 circuits. Surprisingly, despite being derived from a high-level functional description of the circuit under test, the majority of these test sequences are provably minimal or near-minimal in size.

Index Terms—high-level synthesis, symbolic scheduling, test generation

## REFERENCES

- D. Gajski, N. Dutt, A. Wu and S. Lin, High-Level Synthesis, Introduction to Chip and System Design, Kluwer Academic Publishers, Boston, 1992.
- [2] S. M. That:: and J. A. Abraham, "Test generation for microprocessors," IEEE TC, Vol. C-29, June 1980, pp. 429-441 The Journal of Real-Time Systems
- [3] Y. H. Levendel and P. R. Menon, "Test generation algo- rithms for computer hardware description languages," IEEE TC, Vol. C-3 I, July 1982, pp. 577-588
- [4] P. N. Anirudhan and P. R. Menon, "Symbolic test generation for hierarchically modeled digital systems," froc. ITC, 1989, pp 461-469
- [5] M. C. Hansen and J. P. Hayes, "Functional modeling and testing of 74X-series, ISCAS-85 and ISCAS-89 circuits," Tech. Report, Dept. of EECS, University of Michigan, in preparation